Talent.com
Design Verification Engineer - SoC
Design Verification Engineer - SoCEtched • San Jose, CA, US
Design Verification Engineer - SoC

Design Verification Engineer - SoC

Etched • San Jose, CA, US
[job_card.30_days_ago]
[job_preview.job_type]
  • [job_card.full_time]
[job_card.job_description]

Job Description

Job Description

About Etched

Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.

Job Summary

We are seeking a Design Verification Engineer to join our Systems / Performance Verification team. You will ensure the custom IPs powering Sohu — including systolic arrays, DMA engines, and NoCs — are robust, high-performance, and silicon-ready. This role demands creativity, deep technical ability, and the drive to tackle complex verification challenges. You will collaborate with architects, RTL designers, and SW / FW / emulation teams to validate correctness and performance across the full hardware-software stack.

Key responsibilities

As a DV Engineer (Systems / Performance) owning the verification of a certain area of performance features in an ASIC design, you will have responsibilities as follows :

Work closely with architects and RTL designers on verifying the performance features of the design and correlating with performance models (both pre-silicon and post-silicon).

Work closely with software and application developers on identifying performance bottlenecks and tuning the software.

Develop test plans and test infrastructure / tools for performance tuning, correlation, and verification.

Improve and maintain the architectural performance models.

Develop tests in SystemVerilog , Python , or vectors to debug and correlate the RTL and performance model.

Develop SystemVerilog or Python-based checkers for verifying the performance features.

Develop coverage monitors and analyze coverage to ensure all performance features are covered.

Debug performance issues and conduct performance tuning on silicon.

Drive end-to-end performance tuning , ensuring optimal hardware utilization, software efficiency, and architectural alignment across the ASIC design lifecycle.

You may be a good fit if you have (Must-have qualifications)

ASIC / SoC Design & Verification Experience

Strong understanding of digital design, RTL, and ASIC design flows.

Hands-on experience with performance verification, simulation, and modeling.

SystemVerilog & Python Expertise

Comfortable developing checkers, coverage monitors, and testbenches in SystemVerilog.

Skilled in writing Python scripts for automation, data analysis, and performance modeling.

Architecture & Performance Modeling Knowledge

Experience building and maintaining performance models for chip subsystems.

Understanding of memory hierarchies, pipelines, interconnects, and compute accelerators.

Software Performance Profiling

Familiarity with performance bottleneck analysis, compiler optimizations, and workload tuning

Some exposure to kernel level performance metrics and profiling tools.

Benefits

Full medical, dental, and vision packages, with generous premium coverage

Housing subsidy of $2,000 / month for those living within walking distance of the office

Daily lunch and dinner in our office

Relocation support for those moving to San Jose (Santana Row)

How we’re different

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We are a fully in-person team in San Jose (Santana Row), and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.

Compensation Range : $150K - $275K

[job_alerts.create_a_job]

Design Verification Engineer • San Jose, CA, US

[internal_linking.similar_jobs]
Analog / Mixed-Signal IC Design Engineer

Analog / Mixed-Signal IC Design Engineer

Omni Design Technologies • Milpitas, CA, US
[job_card.full_time]
Analog / Mixed-Signal Design Engineer focusing on high-performance analog-to-digital and digital-to-analog converters.The successful candidate in this role will design high performance transistor lev...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Application Validation Engineer

Application Validation Engineer

Supermicro • San Jose, CA, United States
[job_card.full_time]
Supermicro is a Top Tier provider of advanced server, storage, and networking solutions for Data Center, Cloud Computing, Enterprise IT, Hadoop / Big Data, Hyperscale, HPC and IoT / Embedded customers...[show_more]
[last_updated.last_updated_30] • [promoted]
Functional Verification Engineer - Applying LLMs for Chip Design

Functional Verification Engineer - Applying LLMs for Chip Design

ChipStack • San Jose, CA, US
[job_card.full_time]
Chips are at the center of today's tech-driven world.But how we design them has not changed in decades, while their complexity and specialization have skyrocketed due to increasing performance ...[show_more]
[last_updated.last_updated_30] • [promoted]
Digital Verification Engineer - 1999764

Digital Verification Engineer - 1999764

Ethan Alexander Group • Campbell, CA, US
[job_card.full_time]
Develop test plans and verification infrastructure for low-power ASIC designs.Build verification environments using SV / UVM methodology. Build reusable bus functional models, drivers, monitors, check...[show_more]
[last_updated.last_updated_30] • [promoted]
Design Verification Engineer

Design Verification Engineer

Broadcom • San Jose, CA, United States
[job_card.full_time]
The ASIC Product Division in Broadcom, a leading supplier of state‑of‑the‑art SoC and embedded IP, is looking for qualified individuals to work in SoC and IP development programs.The candidate will...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Design Verification Engineer

Design Verification Engineer

Broadcom Inc. • San Jose, CA, United States
[job_card.full_time]
Design Verification Engineer page is loaded## Design Verification Engineerlocations : USA-CA San Jose Innovation Drivetime type : Full timeposted on : Posted Todayjob requisition id : R024290 • •...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior Design Verification Engineer

Senior Design Verification Engineer

Jobot • Sunnyvale, CA, US
[job_card.full_time]
This Jobot Job is hosted by : Alex Luhrsen.Are you a fit? Easy Apply now by clicking the "Apply Now" buttonand sending us your resume. Salary : $150,000 - $200,000 per year.We are seeking a ...[show_more]
[last_updated.last_updated_30] • [promoted]
Lidar Verification and Validation Engineer

Lidar Verification and Validation Engineer

Aeva, Inc. • Mountain View, CA, US
[job_card.full_time]
Aeva’s mission is to bring the next wave of perception to a broad range of applications from automated driving to industrial robotics, consumer electronics, consumer health, security, and bey...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Sr. Design Verification Engineer

Sr. Design Verification Engineer

CyberCoders • San Jose, CA, United States
[job_card.full_time]
Design Verification Engineer – CyberCoders.Position Overview – We are seeking a highly skilled Sr.Design Verification Engineer to join our dynamic team. The ideal candidate will have a strong backgr...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Design Verification Engineer

Design Verification Engineer

Mythic • Palo Alto, CA, US
[job_card.full_time]
We’re hiring experienced Design Verification Engineers from junior to senior levels to play a key role in developing and verifying the designs that will bring our next-generation AI processor...[show_more]
[last_updated.last_updated_30] • [promoted]
Principal ASIC Design Verification Engineer (NetSec)

Principal ASIC Design Verification Engineer (NetSec)

Palo Alto Networks • Santa Clara, CA, US
[job_card.full_time]
At Palo Alto Networks® everything starts and ends with our mission : .Being the cybersecurity partner of choice, protecting our digital way of life. Our vision is a world where each day is safer a...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Design Verification Engineer

Design Verification Engineer

Altera • San Jose, CA, United States
[job_card.full_time]
With over four decades of experience in programmable logic, our broad portfolio includes FPGAs, CPLDs, IP, SmartNICs, IPUs, and System on Modules—supported by industry-leading tools like the Quartu...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior Staff Engineer - Functional and Design Validation

Senior Staff Engineer - Functional and Design Validation

SK hynix memory solutions America Inc. • San Jose, CA, US
[job_card.full_time]
We are looking for bright and innovative senior engineer who will be working closely with product development team, and be part of systems engineering group. The role will be responsible for plannin...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Design Verification Engineer

Design Verification Engineer

Nextgentechinc • San Jose, CA, United States
[job_card.full_time] +1
Design Verification Engineer in San Jose, CA : .Job Duration : 40 Hours / Week, Permanent position, Full time.Collaborate with design and development teams to understand product requirements and speci...[show_more]
[last_updated.last_updated_30] • [promoted]
Sr Design Verification Engineer

Sr Design Verification Engineer

Theconstructsim • Milpitas, CA, United States
[job_card.full_time]
Sr Design Verification Engineer.Responsible for all aspects of verification methodology employed and for ensuring the application of uniform standards and adoption of best practices.Work and liaiso...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
SOC Design Verification Engineer

SOC Design Verification Engineer

Phizenix • Santa Clara, CA, US
[job_card.full_time]
SoC Design Verification Engineer.The ideal candidate will have hands-on experience in developing and executing complex verification environments, integrating C / C++ models, and debugging issues at b...[show_more]
[last_updated.last_updated_30] • [promoted]
Senior Staff Engineer, SOC Design Verification

Senior Staff Engineer, SOC Design Verification

Samsung Semiconductor • San Jose, CA, US
[job_card.full_time]
To provide the best candidate experience amidst our high application volumes, each candidate is limited to 10 applications across all open jobs within a 6-month period.Advancing the World's Tec...[show_more]
[last_updated.last_updated_30] • [promoted]
IC Design Verification Engineer

IC Design Verification Engineer

WinMax Systems Corporation • San Jose, CA, United States
[job_card.full_time]
Your primary job responsibility is to establish / enhance the verification methodology for unit-level MAC layer simulation and extend the methodology to SoC level simulation environments.In this role...[show_more]
[last_updated.last_updated_variable_days] • [promoted]