Talent.com
Senior ASIC Design Engineer – Clocks IP
Senior ASIC Design Engineer – Clocks IPNVIDIA Corporation • Santa Clara, CA, United States
Senior ASIC Design Engineer – Clocks IP

Senior ASIC Design Engineer – Clocks IP

NVIDIA Corporation • Santa Clara, CA, United States
[job_card.variable_days_ago]
[job_preview.job_type]
  • [job_card.full_time]
[job_card.job_description]

NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to solve, that only we can take on, and that matter to the world. This is our life’s work, to amplify human creativity and intelligence. Make the choice to join us today.Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 212,750 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and .Applications for this job will be accepted at least until November 18, 2025.NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.The clocks group is looking for a top-notch ASIC engineer to join the team. The Team is responsible for crafting all aspects of GPU and CPU clocking. The team collaborates with the front design team to understand the clocking requirements for the chip. The clocks team interacts with the floor-planning and back end team to help craft the physical floorplan of the chip. The team explains the programming model to the SW team to come up with an efficient clock programming sequence. The team works with the silicon solution team to triage silicon or programming bugs in the lab.

  • What you'll be doing :
  • As a Clocks team member, you will be architecting the clock domain to satisfy functional, physical and testing design requirements.
  • Engage with multiple teams and design the GPU or CPU clocks to satisfy all the architectural / design / physical constraints.
  • Improve Power, Performance, and Area (PPA) of innovative NVIDIA chips by evaluating trade-offs across DFx, Physical Implementation, Power Optimization and Ease of timing closure to innovate and implement new Clocking topologies in RTL.
  • Collaborate with Physical design and timing team to evaluate Clocking concerns and develop solutions for supporting high speed Clocking.
  • Together with other team members, we deliver clock RTL information to GPU, CPU and SOC verification team, timing and DFT teams.
  • Get involved in end-to-end cycle of ASIC execution starting from micro-arch, design implementation, design fixes, sign-off checks and all the way to Silicon bringup.
  • What we need to see :
  • BS in Electrical Engineering or equivalent experience (MS preferred)
  • 3+ years of relevant work experience.
  • Deep understanding of logic optimization techniques and PPA trade-offs.
  • Excellent interpersonal skills and ability to collaborate with multiple teams.
  • Experience in RTL design (Verilog), verification and logic synthesis.
  • Strong coding skills in python or other industry-standard scripting languages.
  • Understanding of sub-micron silicon issues like noise, cross-talk, and OCV effects is a plus.
  • Implementing on-chip clocking networks is a bonus
  • Ways to stand out from the crowd :
  • Experience with clocks controller, clocks logic design
  • Understanding of system level artifacts like power, noise, etc
  • Experience with scalable designs and architecture.
  • Hands- on silicon debug is a plus.#LI-Hybrid

#J-18808-Ljbffr

[job_alerts.create_a_job]

Asic Design Engineer • Santa Clara, CA, United States

[internal_linking.similar_jobs]
Senior PCIe ASIC Design Engineer

Senior PCIe ASIC Design Engineer

VirtualVocations • Fremont, California, United States
[job_card.full_time]
A company is looking for a PCIe ASIC Design Engineer.Key Responsibilities : Own end-to-end integration of PCIe IP into complex ASIC designs Collaborate with various teams to deliver robust PCIe s...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

E-Space • Saratoga, CA, US
[job_card.full_time]
Ready to make connectivity from space universally accessible, secure and actionable? Then you’ve come to the right place!. E-Space is bridging Earth and space to enable hyper-scaled deployment...[show_more]
[last_updated.last_updated_30] • [promoted]
ASIC Engineer, Design

ASIC Engineer, Design

Meta • Sunnyvale, CA, United States
[job_card.full_time]
Meta is hiring ASIC Design Engineers within our Infrastructure organization to build cutting edge ASICs in fields such as machine learning, video transcoding and network acceleration.ASIC Engineer,...[show_more]
[last_updated.last_updated_30] • [promoted]
Design Engineer

Design Engineer

Innogrit • San Jose, CA, US
[job_card.full_time]
Contribute to micro-architecture designs for state-of-the-art high-speed low-power digital IPs.Implement design modules using hardware description language (HDL). Design schemes for multi-clock doma...[show_more]
[last_updated.last_updated_30] • [promoted]
Senior ASIC Design Engineer - AI Hardware & Compute

Senior ASIC Design Engineer - AI Hardware & Compute

Persimmons, Inc. • San Jose, CA, United States
[job_card.full_time]
A cutting-edge technology company in California is seeking a Senior ASIC Design Engineer to develop high-performance logic for AI applications. The ideal candidate will have over 5 years of hands-on...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Principal ASIC Design Engineer

Principal ASIC Design Engineer

Credo Semiconductor, Inc. • San Jose, CA, US
[job_card.full_time]
Salary : $180,000 $210,000 per year.Credo is engineering the future of high-speed connectivity for the AI-driven world.With a deeply rooted legacy of innovation and a passion for solving the most co...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
ASIC Design Engineer - Pixel IP DMA

ASIC Design Engineer - Pixel IP DMA

Apple Inc. • Cupertino, CA, United States
[job_card.full_time]
Cupertino, California, United States Hardware.Do you love creating sophisticated solutions to highly complex challenges? As part of our Hardware Technologies group, you’ll help design our next-gene...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ASIC Design Engineer - Circuits & Mixed-Signal IP

Senior ASIC Design Engineer - Circuits & Mixed-Signal IP

NVIDIA • Santa Clara, CA, United States
[job_card.full_time]
A leading technology firm is seeking a Senior ASIC Design Engineer to join their Circuit Solutions Group.The role involves collaborating with teams to develop architecture for mixed-signal chips, d...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

SQL Pager LLC • Sunnyvale, CA, United States
[job_card.full_time]
To help develop an ASIC for our automotive and Data Center artificial intelligence computing architecture.Participating in Architecture definition and modeling, verification test plan and testbench...[show_more]
[last_updated.last_updated_30] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

Talently • San Jose, CA, United States
[job_card.full_time]
On Site - San Jose, California, United States.ASIC Design, SystemVerilog, High Performance Compute, High-Speed Data Transport, PCIe / HBM. About the Technology Company / The Opportunity.Join a rapidly...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior Principal Design Engineer - Memory IP Leader

Senior Principal Design Engineer - Memory IP Leader

Cadence Design Systems, Inc. • San Jose, CA, United States
[job_card.full_time]
A leading technology firm in San Jose is seeking a professional to lead high-performance memory IP architecture design.Responsibilities include owning the IC micro-architecture, conducting power an...[show_more]
[last_updated.last_updated_1_day] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

P Chappel Associates Inc • San Jose, California, United States
[job_card.full_time]
Our client, a cutting-edge developer of custom ASICs and SoCs for emerging technologies, is seeking a Senior ASIC Design Engineer to join their growing team in San Jose. This role is ideal for engin...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

P. Chappel Associates, Inc. • San Jose, CA, US
[job_card.full_time]
Our client, a cutting-edge developer of custom ASICs and SoCs for emerging technologies, is seeking a.This role is ideal for engineers with. Lead ASIC / SoC architecture and micro-architecture develop...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

Persimmons Inc. • San Jose, CA, United States
[job_card.full_time]
Persimmons is building the infrastructure that will power the next decade of AI.Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We’r...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Sr. Hardware Design Engineer - x86 / GPU / HPC Servers (27733)

Sr. Hardware Design Engineer - x86 / GPU / HPC Servers (27733)

Supermicro • San Jose, CA, United States
[job_card.full_time]
Supermicro is a Top Tier provider of advanced server, storage, and networking solutions for Data Center, Cloud Computing, Enterprise IT, Hadoop / Big Data, Hyperscale, HPC and IoT / Embedded customers...[show_more]
[last_updated.last_updated_30] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

Persimmons • San Jose, CA, US
[job_card.full_time]
Persimmons is building the infrastructure that will power the next decade of AI.Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We&r...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior Applications Engineer – DDR Design IP

Senior Applications Engineer – DDR Design IP

Cadence Design Systems • San Jose, CA, United States
[job_card.full_time]
Senior Applications Engineer – DDR Design IP page is loaded## Senior Applications Engineer – DDR Design IPlocations : SAN JOSEtime type : Full timeposted on : Posted Todayjob requisition id : R...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior DSP and ASIC Engineer

Senior DSP and ASIC Engineer

Broadcom • San Jose, California, USA
[job_card.full_time]
If you are a first time user please create your candidatelogin account before you apply for a job.Click Sign In > Create Account). If you already have a Candidate Account please Sign-In before yo...[show_more]
[last_updated.last_updated_variable_days] • [promoted]