Talent.com
Top Level Microarchitecture
Top Level MicroarchitectureEridu Corporation • Saratoga, California, United States, 95070
Top Level Microarchitecture

Top Level Microarchitecture

Eridu Corporation • Saratoga, California, United States, 95070
[job_card.30_days_ago]
[job_preview.job_type]
  • [job_card.full_time]
[job_card.job_description]

About Eridu AI

Eridu AI is a Silicon Valley hardware startup focused on accelerating training and inference performance for large AI models. Today’s AI model performance is often gated by infrastructure bottlenecks. Eridu AI introduces multiple industry-first innovations across semiconductors, software and systems to deliver solutions that improves AI data center performance to increase GPU utilization while simultaneously reducing capex and power. Eridu AI’s solution and value proposition have been widely validated with several hyperscalers.

The company is led by a veteran team of Silicon Valley executives and engineers with decades of experience in state-of-the-art semiconductors, optics, software, and systems, including serial entrepreneur Drew Perkins, co-founder of Infinera (NASDAQ : INFN), Lightera (acq. by Ciena), Gainspeed (acq. by Nokia) and Mojo Vision (World’s leading micro-LED display company and developer of the first augmented reality contact lens).

Position Overview

We are seeking a Top Level Microarchitecture Engineer to define and implement our industry-leading Networking IC. If you're a highly motivated self-starter eager to solve real-world problems, this is a unique opportunity to shape the future of AI Networking. As part of the Design Group, you will be responsible for defining, specifying, architecting, executing, and productizing cutting-edge Networking devices.

Responsibilities :

  • Design and architect microarchitecture for Ethernet packet processing engine.
  • Collaborate with cross-functional teams, including hardware design, software engineering, and product management, to define requirements and deliver high-performance solutions.
  • Conduct feasibility studies and performance analysis to optimize packet processing throughput, latency, and power efficiency.
  • Implement and verify microarchitecture designs using simulation tools and FPGA emulation.
  • Work with Chip Architects and Physical Design teams to develop the appropriate microarchitecture.
  • Develop a coherent test plan in collaboration with the design verification group.
  • Investigate and resolve complex issues working closely with cross-functional teams including hardware engineers, firmware developers, and system architects.

Qualifications :

  • MSEE with at least 15+ years of experience.
  • Expertise in clocks and resets, including the development of clock architecture and reset logic for various chips, and a comprehensive understanding of source synchronous logic.
  • Proficient in ECC / CRC and other bit error remedial techniques. Fluent in control and data path structured design on very large chips. Strong understanding of timing and latency tradeoffs, device variation, and clock skew concepts.
  • Expertise in synchronization techniques such as FIFOs and synchronizers.
  • Solid understanding of FPGA or ASIC design methodologies, including synthesis, simulation, and verification tools (e.g., Verilog, VHDL, Synopsys, Cadence).
  • Knowledge of Ethernet and IP networking protocols, with experience in TCP / UDP, VLANs, MPLS, and other relevant protocols as a plus.
  • Experience in developing a packet processor subsystem on a networking chip.
  • Strong analytical and problem-solving abilities, with meticulous attention to detail in troubleshooting and debugging complex networking issues.
  • Excellent verbal and written communication skills, with the ability to collaborate effectively in a team environment and present technical information to diverse audiences.
  • Why Join Us?

    At Eridu AI, you’ll have the opportunity to shape the future of AI infrastructure, working with a world-class team on groundbreaking technology that pushes the boundaries of AI performance. Your contributions will directly impact the next generation of AI networking solutions, transforming data center capabilities.

    The starting base salary for the selected candidate will be established based on their relevant skills, experience, qualifications, work location, market trends, and the compensation of employees in comparable roles.

    The pay range for this role is :

    230,000 - 325,000 USD per year(San Francisco Bay Area)

    PIf4fe36986dda-30511-38311049

    [job_alerts.create_a_job]

    Top • Saratoga, California, United States, 95070

    [internal_linking.similar_jobs]
    Principal Systems Engineer (CA)

    Principal Systems Engineer (CA)

    LTA Research • Sunnyvale, CA, US
    [job_card.full_time]
    A highly experienced and technically proficient Principal Systems Engineer with a strong background in aerospace is sought to join a growing LTA team. The Principal Systems Engineer will be pivotal ...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Senior Engineer, AI Microarchitecture

    Senior Engineer, AI Microarchitecture

    Samsung Semiconductor • San Jose, California, USA
    [job_card.full_time]
    To provide the best candidate experience amidst our high application volumes each candidate is limited to 10 applications across all open jobs within a 6-month period. Advancing the Worlds Technolog...[show_more]
    [last_updated.last_updated_1_day] • [promoted]
    Remote Finance Director - AI Trainer ($50-$60 / hour)

    Remote Finance Director - AI Trainer ($50-$60 / hour)

    Data Annotation • Santa Cruz, California
    [filters.remote]
    [job_card.full_time] +1
    We are looking for a finance professional to join our team to train AI models.You will measure the progress of these AI chatbots, evaluate their logic, and solve problems to improve the quality of ...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Systems Architect

    Systems Architect

    Reliable Robotics • Mountain View, CA, United States
    [job_card.permanent]
    We're building safety-enhancing technology for aviation that will save lives.Automated aviation systems will enable a future where air transportation is safer, more convenient and fundamentally tra...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Manager, Rack Solution Engineering (27464)

    Manager, Rack Solution Engineering (27464)

    Supermicro • San Jose, CA, United States
    [job_card.full_time]
    Supermicro is a Top Tier provider of advanced server, storage, and networking solutions for Data Center, Cloud Computing, Enterprise IT, Hadoop / Big Data, Hyperscale, HPC and IoT / Embedded customers...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Product Infrastructure Engineer - Site Reliability

    Product Infrastructure Engineer - Site Reliability

    Zyphra • Palo Alto, CA, US
    [job_card.full_time]
    Infrastructure Engineer - Site Reliability.Your work will be essential to ensuring the reliability and reproducibility of ML workloads, the safety and control of deployments, and the long-term main...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Techlead

    Techlead

    Newcode.ai • Palo Alto, CA, US
    [job_card.full_time]
    AI to work in their day-to-day operations.In few months, we’ve moved from vision to reality—building products our clients truly love. As part of our fast-growing and highly ambitious tea...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Principal Solutions Architect - Observability

    Principal Solutions Architect - Observability

    Elastic • Mountain View, CA, United States
    [job_card.full_time]
    Elastic, the Search AI Company, enables everyone to find the answers they need in real time, using all their data, at scale - unleashing the potential of businesses and people.The Elastic Search AI...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Principal Engineer - AI Infrastructure Abstractions

    Principal Engineer - AI Infrastructure Abstractions

    Diversity Talent Scouts • San Jose, CA, US
    [job_card.full_time]
    Principal AI Infrastructure Abstraction Engineer.AI compute environments scalable, secure, and developer-friendly.Your work will focus on creating abstractions that hide hardware complexity while p...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Research Engineer - World Modeling

    Research Engineer - World Modeling

    Institute of Foundation Models • Sunnyvale, CA, US
    [job_card.full_time]
    About the Institute of Foundation Models.We are a dedicated research lab for building, understanding, using, and risk-managing foundation models. Our mandate is to advance research, nurture the next...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Senior Director, Observability Solutions Architects (Remote)

    Senior Director, Observability Solutions Architects (Remote)

    Cisco Systems, Inc. • San Jose, CA, United States
    [filters.remote]
    [job_card.full_time]
    The application window is expected to close on : December 23rd, 2025.Job posting may be removed earlier if the position is filled or if a sufficient number of applications are received.Location : Thi...[show_more]
    [last_updated.last_updated_variable_hours] • [promoted] • [new]
    Systems Integration Lead

    Systems Integration Lead

    Pacific Defense • Sunnyvale, CA, US
    [job_card.full_time]
    Due to the classified nature of our work, U.Candidate must meet the eligibility to obtain and maintain a DoD Top Secret / SCI Security Clearance. Pacific Defense is a leading developer of advanced e...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Head of Chip Architecture

    Head of Chip Architecture

    Lightmatter • Mountain View, CA, United States
    [job_card.full_time]
    Lightmatter is leading the revolution in AI data center infrastructure, enabling the next giant leaps in human progress.The company invented the world’s first 3D‑stacked photonics engine, Passage™,...[show_more]
    [last_updated.last_updated_variable_days] • [promoted]
    Principal Engineer, Systems Design Engineering

    Principal Engineer, Systems Design Engineering

    Sandisk • Milpitas, CA, US
    [job_card.full_time]
    Sandisk understands how people and businesses consume data and we relentlessly innovate to deliver solutions that enable today’s needs and tomorrow’s next big ideas.With a rich history ...[show_more]
    [last_updated.last_updated_30] • [promoted]
    ASIC / SOC Micro-Architect and RTL Design Engineer

    ASIC / SOC Micro-Architect and RTL Design Engineer

    MatX • Mountain View, CA, United States
    [job_card.full_time]
    ASIC / SOC Micro-Architect and RTL Design Engineer.MatX is on a mission to be the compute platform for AGI.We are developing vertically integrated full-stack solutions from silicon to systems includi...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Travel Radiation Therapist

    Travel Radiation Therapist

    LanceSoft • Santa Cruz, CA, US
    [job_card.permanent]
    LanceSoft is seeking a travel Radiation Therapist for a travel job in Santa Cruz, California.Job Description & Requirements. Certifications : ARRT(T), BLS, State License.Required experience : Elek...[show_more]
    [last_updated.last_updated_30] • [promoted]
    System Architect, Simulations & Models

    System Architect, Simulations & Models

    PsiQuantum • Palo Alto, CA, United States
    [job_card.full_time]
    PsiQuantum'smission is to build the first useful quantum computers-machines capable of delivering the breakthroughs the field has long promised. Since our founding in 2016, our singular focus has be...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Principal Capacity Engineer

    Principal Capacity Engineer

    Commscope • Sunnyvale, California, US
    [job_card.full_time]
    RUCKUS Networks builds and delivers purpose-driven networks that perform in the tough, unique environments of the industries we serve. How You’ll Help Us Connect the World : .If you love solving compl...[show_more]
    [last_updated.last_updated_variable_days] • [promoted]