Talent.com
STA ASIC Design Engineer
STA ASIC Design EngineerAdvanced Micro Devices • San Jose, CA, United States
[error_messages.no_longer_accepting]
STA ASIC Design Engineer

STA ASIC Design Engineer

Advanced Micro Devices • San Jose, CA, United States
[job_card.30_days_ago]
[job_preview.job_type]
  • [job_card.full_time]
[job_card.job_description]

Overview

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.

The Role

AMD is looking for an ASIC Design STA engineer to contribute to the development of large SoCs, featuring multiple physical blocks and over 300 clock domains. The candidate\'s responsibilities will include building and verifying timing constraints for intricate SoC designs. This role demands a combination of SDC expertise, EDA tool proficiency, and TCL-based scripting abilities. The candidate should possess extensive experience in SDC development and debugging, be familiar with enhancing various RTL quality metrics for complex, hierarchical designs, and be able to automate these processes for increased efficiency. Proficiency in both front-end (RTL) processes and back-end (Synthesis and P&R) processes is preferred.

The Person

High energy candidates with strong written and verbal communication skills, and structured, well-organized work habits will be successful. Team and goal oriented are essential.

Key Responsibilities

  • Responsible for the development of complex multi-mode / multi-corner timing constraints that are compatible for RTL and signoff
  • Lead the effort to maintain RTL quality metrics in complex, hierarchical designs, while automating the process for increased efficiency.
  • Implement the pre-route timing checks and QoR clean up to eliminate timing constraints issues and ensure a quality handoff for STA checks.
  • Collaborate with CAD on the development of pre-production synthesis (Design Compiler) and STA (Primetime) work flows.
  • Require a blend of SDC expertise, proficiency in EDA tools, and Tcl based scripting abilities (in both EDA environment and standalone Linux Tcl shell scripts)

Preferred Experience

  • Worked with EDA tools that enable RTL quality checks
  • Hands on experience in building the timing constraints for IPs, blocks and Full-chip implementation in both flat / hierarchical flows.
  • Experience with analyzing the timing reports and identifying both the design and constraints related issues.
  • Ability to multitask, grasp new flows / tools / ideas.
  • Experience in improving the methodologies.
  • Preferred EDA tool experience : Synopsys Design Compiler / Primetime, Spyglass, Fishtail etc.
  • Prior experience developing complex TCL scripts in Synopsys Design Compiler (DC) and PrimeTime (PT)
  • Writing custom TCL QC and QoR checks using DC / PT object attributes queries and filters
  • Strong analytical and problem-solving skills
  • Academic Credentials

  • Bachelors or Masters degree in computer engineering / Electrical Engineering
  • Location : San Jose, CA

    #LI-DW1

    #LI-HYBRID

    Benefits offered are described : AMD benefits at a glance.

    AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and / or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

    #J-18808-Ljbffr

    [job_alerts.create_a_job]

    Asic Design Engineer • San Jose, CA, United States

    [internal_linking.similar_jobs]
    Senior ASIC Design Engineer

    Senior ASIC Design Engineer

    E-Space • Saratoga, CA, US
    [job_card.full_time]
    Ready to make connectivity from space universally accessible, secure and actionable? Then you’ve come to the right place!. E-Space is bridging Earth and space to enable hyper-scaled deployment...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Staff Engineer, SRAM Circuit Design

    Staff Engineer, SRAM Circuit Design

    Samsung Semiconductor • San Jose, CA, US
    [job_card.full_time]
    To provide the best candidate experience amidst our high application volumes, each candidate is limited to 10 applications across all open jobs within a 6-month period.Advancing the World's Tec...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Senior ASIC Design Engineer (NetSec)

    Senior ASIC Design Engineer (NetSec)

    Palo Alto Networks • Santa Clara, CA, US
    [job_card.full_time]
    At Palo Alto Networks® everything starts and ends with our mission : .Being the cybersecurity partner of choice, protecting our digital way of life. Our vision is a world where each day is safer a...[show_more]
    [last_updated.last_updated_variable_days] • [promoted]
    Staff Engineer, VLSI Design Engineering

    Staff Engineer, VLSI Design Engineering

    Sandisk • Milpitas, CA, US
    [job_card.full_time]
    At Western Digital, our vision is to power global innovation and push the boundaries of technology to make what you thought was once impossible, possible. At our core, Western Digital is a company o...[show_more]
    [last_updated.last_updated_30] • [promoted]
    EE Hardware Design Engineer

    EE Hardware Design Engineer

    Array Labs • Palo Alto, CA, US
    [job_card.permanent]
    At Array Labs, we are building the world’s most advanced radar imaging satellites to produce an accurate, continuously updated 3D map of the Earth — providing governments and commercial...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Staff Engineer, Hardware Development Engineering

    Staff Engineer, Hardware Development Engineering

    Western Digital • Fremont, CA, US
    [job_card.full_time]
    At Western Digital, our vision is to power global innovation and push the boundaries of technology to make what you thought was once impossible, possible. At our core, Western Digital is a company o...[show_more]
    [last_updated.last_updated_1_day] • [promoted]
    ASIC Design Engineer Intern - Winter 2025 / 2026

    ASIC Design Engineer Intern - Winter 2025 / 2026

    SK hynix memory solutions America Inc. • San Jose, CA, US
    [job_card.full_time]
    As a global leader in DRAM and NAND flash technologies, we drive the evolution of advancing mobile technology, empowering cloud computing, and pioneering future technologies.Our cutting-edge memory...[show_more]
    [last_updated.last_updated_variable_days] • [promoted]
    Hardware Design Engineer (Onsite)

    Hardware Design Engineer (Onsite)

    SEDAA • San Jose, CA, US
    [job_card.full_time]
    LOCAL CANDIDATE ONLY OR OPEN TO RELOCATE TO CALIFORNIA.Location - San Jose, CA (Onsite).Our client, a very well-known router and PC board manufacturing company is looking for Hardware Board Design ...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Sr. Hardware Design Engineer - x86 / GPU / HPC (27752)

    Sr. Hardware Design Engineer - x86 / GPU / HPC (27752)

    Supermicro • San Jose, CA, United States
    [job_card.full_time]
    Supermicro is a Top Tier provider of advanced server, storage, and networking solutions for Data Center, Cloud Computing, Enterprise IT, Hadoop / Big Data, Hyperscale, HPC and IoT / Embedded customers...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Design Engineer

    Design Engineer

    Innogrit • San Jose, CA, US
    [job_card.full_time]
    Contribute to micro-architecture designs for state-of-the-art high-speed low-power digital IPs.Implement design modules using hardware description language (HDL). Design schemes for multi-clock doma...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Principal ASIC Design Engineer

    Principal ASIC Design Engineer

    Credo Semiconductor, Inc. • San Jose, CA, US
    [job_card.full_time]
    Salary : $180,000 $210,000 per year.Credo is engineering the future of high-speed connectivity for the AI-driven world.With a deeply rooted legacy of innovation and a passion for solving the most co...[show_more]
    [last_updated.last_updated_30] • [promoted]
    ASIC Design Principal Engineer

    ASIC Design Principal Engineer

    nEye Systems • Santa Clara, CA, US
    [job_card.full_time]
    Eye’s MEMS-based silicon photonics optical circuit switches (OCS) eliminate critical bottlenecks in AI processing by enabling direct optical connections among thousands of GPUs and memory uni...[show_more]
    [last_updated.last_updated_variable_days] • [promoted]
    ASIC DFT Engineer

    ASIC DFT Engineer

    Cisco Systems, Inc. • San Jose, CA, United States
    [job_card.full_time]
    You will be in the Silicon One development organization as an ASIC Implementation Engineer in San Jose, CA with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend ph...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Radar Systems Engineer (Algorithms)

    Radar Systems Engineer (Algorithms)

    Reliable Robotics • Mountain View, CA, United States
    [job_card.permanent]
    We're building safety-enhancing technology for aviation that will save lives.Automated aviation systems will enable a future where air transportation is safer, more convenient and fundamentally tra...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Senior Manager, ASIC Design

    Senior Manager, ASIC Design

    Celestial AI • Santa Clara, CA, US
    [job_card.full_time]
    As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data ...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Staff Hardware Design Engineer

    Staff Hardware Design Engineer

    Tarana Wireless, Inc. • Milpitas, CA, US
    [job_card.full_time]
    Join the Team That's Redefining Wireless Technology.Our groundbreaking Fixed Wireless Access technology is delivering .Tarana is a fast revenue growth company built by outstanding talented...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Principal ASIC Design Engineer

    Principal ASIC Design Engineer

    Fortinet • Sunnyvale, CA, United States
    [job_card.full_time]
    Fortinet is looking for a passionate ASIC Designer to join our R&D team! This role involves working on cutting edge high performance ASIC design from specification to RTL implementation.The new mem...[show_more]
    [last_updated.last_updated_30] • [promoted]
    Senior ASIC Design Engineer

    Senior ASIC Design Engineer

    Persimmons • San Jose, CA, US
    [job_card.full_time]
    Persimmons is building the infrastructure that will power the next decade of AI.Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We&r...[show_more]
    [last_updated.last_updated_30] • [promoted]